# 4715 ## DIFFERENTIAL INPUT LOW DRIFT 10 kHz VOLTAGE-TO-FREQUENCY CONVERTER The 4715 Series of Low Drift Voltage-to-Frequency Converters provide an output pulse train whose repetition rate is a precision linear function of the input voltage. This low drift, ultra linear, 10 kHz Full Scale V to F has the ability to handle positive, negative, and differential input signals over a wide range of power supply voltages (±6 V to ±18 V). With 120 dB of dynamic range, 80 dB CMRR, and 30% overrange, the 4715 provides linear operation with input voltages from $\pm 10~\mu V$ to $\pm 13~V$ . Its current input pin (the summing point of an op amp) resolves currents as low as 250 pA, makes possible operation with full-scale input voltages from less than 250 mV to greater than 100 volts, and allows offsetting to increase frequency response. The 4715's 0.002% nonlinearity is the equivalent of 16-bits end point linearity, while differential nonlinearity and dynamic range approach 20 bits. With this combination of features and specifications, the 4715 stands alone as a fourth generation device, capable of operation from power supply voltages as low as $\pm 6$ V. | | NONLINEARITY<br>±% Full Scale plus ±% Sig | | FULL SCALE | | | |---------|-------------------------------------------|-------------|---------------------|---------|--| | | | | Temp. Coef, PPM/ °C | | | | | Guaranteed | Typical | Guaranteed | Typical | | | 4715 | .01 + .01 | .004 + .004 | 50 | 25 | | | 4715-01 | .005 + .005 | .002 + .003 | 15 | 7 | | | 4715-02 | .005 + .000 | .001 ÷ .002 | . 15 | 2.5 | | | 4715-03 | .005 + .000 | .001 + .002 | 5 | 2.5 | | Applications for the 4715 range from simple low cost precision pulse generators, through computer controlled set point phase-lock-loops; from digital integrators with infinite decay hold time, to data transmission across millions of volts of common mode; from 5 decimal digit dynamic range analog to digital converters to wide range computer programmed pulse generators. #### **HOW TO USE THE 4715** #### **Basic Connections & Trim** When used as shown in Figure 1A & 1 B, the factory trimmed 4715 operates as specified without additional components. In particular, the output frequency will be less than 3 Hertz (0.03% Full Scale) for zero volts in and between 9.85 kHz and 9.95 kHz for $10 \, V_{in}$ . #### **FEATURES** - Power Range ±6 V to ±18 V - Input Signals 0 to +13 V 0 to -10 V 0 to $+200 \mu A$ ±10 V @ 80 dB CMRR - < 0.002% Nonlinearity - 5 PPM/°C Full Scale TC - fout = 0.01 Hz to 13 kHz #### **APPLICATIONS** - No Drift Integrate/Hold - High Common Mode Voltage Isolation - 2-Wire Digital Transmission - Analog-to-Digital Converters 20 Bit - Synchronous Speed Control - Wide Range Phase-Lock-Loops #### Zero & Full Scale Trim When greater accuracy is required, input offset voltage ( $E_{OS}$ ) is trimmed to ZERO and Full Scale (FS) output frequency $f_{Out}$ is trimmed to 10.00 kHz with external potentiometers as illustrated in Figure 2. (Note: Full Scale trim components should have temperature coefficients similar to Full Scale TC of 4715 being used). Figure 2A. Positive Voltage Input Figure 2B. Negative Voltage Input #### TRIM PROCEDURE - 1. Apply 10 mV between the + or voltage input terminal and ground; then adjust R2 for $f_{out} = 10$ Hz. - 2. Apply +10 V between the + voltage input terminal (+ $V_{in}$ ) and ground or -10 V between the voltage input terminal (- $V_{in}$ ) and ground. Adjust R1 for $f_{out}$ = 10 kHz. - 3. Repeat (1) and (2) for precise Zero and Full Scale set. Note: "Zero" is set at 10 Hz out for 10 mV in, because it is very difficult to measure zero Hz out for zero volts in. Full Scale accuracy for the + current input is $\pm 20\%$ . Greater accuracy is obtained by using the Full Scale and Zero trim circuits shown in Figure 3. Figure 3. Zero & Full Scale Trim for Positive Input Currents #### THEORY of OPERATION To take maximum advantage of the 4715's versatility (Figure 4), a functional block diagram and theory of operation is provided. With this information, input and output circuitry are easily modified to handle virtually any signal or load. Figure 4. Model 4715 Simplified Block Diagram The 4715 V-to-F is a free running (astable) voltage controlled multivibrator (See Figure 4). The effective currents from the four inputs (A, B, C, and D) are summed at the minus input of op amp A1. A1 and transistor Q1 form a precision current pump, producing current I from the collector of Q1, which is a linear function of the A1 input currents. Current I charges capacitor C at a rate which is a precise linear function of the 4715's input signal. When the voltage impressed on C (due to I) reaches a fixed precision threshold, the Schmitt-Trigger output changes state and triggers the one-shot (monostable) multivibrator, which in turn produces a constant width output pulse. This pulse performs two functions. Amplified by Q2, it is the output of the 4715 and functionally activates the Precision Charge Dispenser (PCD). The PCD discharges C to the same "zero" level every time an output pulse is produced. Thus, capacitor C is repeatedly charged between two precise voltages at a rate which is a linear function of the 4715 input signal, producing the waveforms shown in the timing diagram, Figure 7. That is, the rate of charging C, (the repetition rate of charging C and thus the output frequency) are functions of the 4715 voltage and/or current inputs. #### TRIM THEORY The 4715 input circuit Zero and Full Scale trim techniques are based on the input circuit amp (A1, Figure 4) and the user may treat the input as such within certain limits. No combination of signals may be applied to the 4715 inputs which will drive the A1 output positive. That is, a frequency output will not result if the total current into the 4715 positive inputs (A1, summing point) becomes negative with respect to the 4715 negative input. If this occurs, D1 will become forward biased, Q1 cut off, I becomes zero, and fout becomes zero. The inherent current Full Scale Factor is $200\mu A$ , $\pm 20\%$ to give 10 kHz out. All current trimming must take this $\pm 20\%$ tolerance into account. Resistor R1 factory trims the full scale $\pm V_{in}$ to within $\pm 0.5\%$ . #### **FULL SCALE FACTOR CHANGE** The specified Full Scale Factor for the 4715 is $9.9 \text{ V} \pm 0.05 \text{ V}$ , (or $+200\mu\text{A}$ , $\pm 20\%$ ) to produce 10.00 kHz out. Many applications require 10 kHz for other (larger or smaller) Full Scale input signals and polarities. Figures 5A through 5F illustrate how to operate the 4715 with such signal levels. #### Magnitude of $V_{IN} > 10 \text{ Volts}$ The 4715 can be operated with input voltages greater than +10 by connecting a fixed resistor and trim potentiometer in series with the + voltage input (see Figure 5A). For voltages more negative than -10 V, the attenuator network of Figure 5B performs well. Zero Trim and other adjustments remain the same as in Figure 2. Figure 5A. Full Scale +Vin Greater Than +10V Figure 5B. Full Scale Input Voltage More Negative than -10V #### -10 Volts < Full Scale V<sub>IN</sub> < +10 Volts If the full scale input voltage is between +0.1 V and +10 V, the full scale output is set at 10 kHz by using the + current input terminal with a series resistor as shown in Figure 5C. The only effect will be to reduce dynamic range since the minimum input voltage does not change. To keep a 120 dB dynamic range, use Figure 5D. Figure 5C. Full Scale Input Between ≈ +0.1V and +9.9V Figure 5D. Full Scale Input Voltage Between - .1 V and +.1 V When the Full Scale Input Signal is between -0.1 volts and +0.1 volts, a low drift amplifier such as the TP 1703 should be used to raise the signal to 10 V. See Figure 5D. #### Reduce Full Scale fout Below 10 kHz In some applications, a Full Scale output frequency of less than 10 kHz is required when the input signal is 10 volts or greater. The circuits of Figures 5 and 6 which show attenuation of the input signal to 10 volts are used to decrease the Full Scale input signal below 10 V and, therefore, Full Scale $f_{\mbox{\scriptsize out}}$ below 10 kHz. To maximize use of the 4715's dynamic range, however, the input signal is conditioned to + or -10 V Full Scale and a binary or BCD frequency divider (counter) is connected to the output. Any TTL, CMOS, or HNIL device may be used, from a simple divide by 10 unit such as the TTL 54/74 90A to a programmable divider such as the CMOS CD4054, which can divide by any number from 3 to 15,999. If the 4715 FS output is set at 10 kHz, as shown in Figure 5E, counter output will be 1 kHz (minimum output frequency will be 1 milliHertz). Figure 5E. Full Scale Output Less Than 10kHz When Vin Is Equal To Or Greater Than 10V #### Full Scale Input Current Greater Than +200 $\mu$ A If the full scale input current is greater than $+200\mu A$ , the "current splitter" circuit of Figure 3 is used. As noted in Figure 3, the voltage developed at the wiper of the potentiometer must be less than the compliance voltage of the current source. A negative input current can be conditioned by passing it through a resistor connected between $-V_{in}$ and signal common and thus producing a negative voltage. (Trim per Figure 2B at $+V_{in}$ ). The compliance voltage of the current source, however, must be greater than the maximum voltage developed across the resistor. Figure 5F. Full Scale Input Currents Negative, Or Less Than $200\mu A$ The best way to CONDITION CURRENT SIGNALS is with the classic current to voltage converter circuit shown in Figure 5F. With this circuit and the "right" amplifier, virtually any current (even femtoamps) will provide a positive or negative 10 V full scale input to the 4715 with no compliance voltage problem. #### **Differential Inputs** The 4715 +V<sub>in</sub> and -V<sub>in</sub> terminals represent a true differential input capable of accepting a signal from a balanced line, a thermistor bridge or a signal source sitting at a common mode voltage. The 4715's differential input eliminates the need for a differential amplifier. Figure 5G. Definition of Differential & Common Mode Voltage To use the 4715 voltage inputs differentially, several simple conventions (definitions) must be observed as illustrated in Figure 5G. - 1. Common Mode Voltage (CMV) is defined as the voltage between ±Vcc common and the negative V<sub>in</sub> pin. - 2. The positive $V_{in}$ pin must always be positive with respect to the negative $V_{in}$ pin. - 3. CMV Range is typically between $+V_{cc}-4V$ and $-V_{cc}+5V$ . - 4. The differential (floating, balanced) signal source must be returned to ±V<sub>cc</sub> common through a resistance and must not create voltages which exceed the limits set by 1, 2, and 3. 5. $$f_{out} = \frac{(+V_{in}) - (-V_{in}) \times 10 \text{ kHz}}{10 \text{ V}}$$ ### BIPOLAR SIGNALS — SCALE EXPANSION — FAST SIGNALS #### Operate With Bipolar Input Signals The 4715 can not operate with bipolar (e.g., -5 V to +5 V) input signals when connected as shown in Figures 1 and 2. To handle such inputs, it is necessary to offset the zero. That is, produce a pulse train out for "zero" volts in. For example: If the +V<sub>in</sub> pin is connected to zero volts and the -V<sub>in</sub> pin is connected to a fixed -5 volts, the output of the V-to-F has been "offset" to 5 kHz. If the +V<sub>in</sub> pin is now connected to -5 V, f<sub>out</sub> is 0 kHz; if +V<sub>in</sub> is zero, f<sub>out</sub> is 5 kHz; if +V<sub>in</sub> is +5 V, f<sub>out</sub> is 10 kHz. The offsetting may be performed at the +V<sub>in</sub> pin and the signal applied to the -V<sub>in</sub> pin or the +I<sub>in</sub> pin; or the +I<sub>in</sub> pin may be used for the fixed offset. Offsetting may be combined with all of the techniques of Figures 5 and 6 to provide versatile signal conditioning. #### Expand a Portion of Scale to Full Scale An input signal is often a small voltage change impressed on a larger fixed voltage. This situation is handled by nulling (offsetting) the D.C. or unchanging component of the input signal at one input and adjusting the Full Scale Gain Factor at another so the variable portion of the input signal causes the output frequency to cover the full excursion from 0 Hz to 10 kHz. Such a signal is a voltage level which varies between +4 and +6 volts. To implement offsetting, connect + $V_{in}$ to -4 V. Since the actual signal is 2 V (6 V -4 V), connect it to + $I_{in}$ in series with resistor and trim pot to generate 200 $\mu$ A with 2 V. When the input varies between +5 V and +15 V (signal = 10 V), implement offsetting by connecting $-V_{in}$ to +5 V and apply signal to $+V_{in}$ . Trim per Figure 4A. If the input varies between +30 V and +50 V (signal = 20 V), implement offsetting by connecting -30 V to + $I_{in}$ through a 150 k $\Omega$ resistor and series pot. Connect the signal to $+V_{in}$ through a 100 k $\Omega$ resistor and series pot. #### **Operate With Fast Signals** A basic V-to-F application requires operation with rapidly changing input signals. For example, the output of a load cell may change from 0 to Full Scale (or Full Scale to 0) in one millisecond. To accurately handle this signal, the output of the V-to-F must be able to change faster than the input. The basic response or settling time of the 4715 for any step input is one period of the new frequency plus 5µsec. That is, if the input is changed one volt from 1.001 volts to 0.001 volts, the new frequency is one Hertz and response time is one second $+5\mu$ sec. When the input changes from 11 volts to 10 volts, the new frequency is 10 kHz, one period is 100 $\mu$ sec, and response time is 105 $\mu$ sec. Therefore, if the V-to-F input signal changes between 0 and Full Scale in one millisecond, the output frequency of the V-to-F for zero volts in must be offset to a new frequency, the period of which is less than the one millisecond required for the input to change. The Full Scale value of the input signal is then adjusted so the V-to-F will operate between this offset or zero frequency and the maximum Full Scale frequency. In Figure 6 a zero to +1 volt signal is shown providing an output frequency which will vary between 9 kHz and 10 kHz. Figure 6. 4715 With Zero Frequency Offset to 9kHz to Decrease Settling Time #### **HOW TO USE 4715 OUTPUT** The TTL LOGIC pulse train from the 4715 is designed to drive at least one TTL load over the power supply range +7.5 V to +15 V. At +15 volts, it can drive 10 TTL loads. The output circuit (see Figure 4) is a single transistor Q2 connected as a saturated switch with pull-down resistor R5. When Q1 is on, the output is at "zero" volts. When Q2 is off, the output voltage is $+V_{cc}/3$ or +5 V when $+V_{cc} = +15$ . #### **CMOS or HNIL Logic** The 4715 output circuit is easily adapted to drive CMOS or HNIL. It is only necessary to parallel R4 (Figure 4) with a $680\Omega$ resistor (output to $+V_{CC}$ ). The output is then 0.9 ( $+V_{CC}$ ). This additional pull-up resistor also decreases pulse rise time to drive larger capacitive loads. #### Output Protection (+V<sub>CC</sub>, Common, -V<sub>CC</sub>) The 4715 output (collector of Q2) may be shorted to ground indefinitely without damage, however, since Q2 is ON most of the time, a short to $+V_{CC}$ will cause certain catastrophic failure in about 5 seconds. Failure due to a short to $-V_{CC}$ is prevented by the "CROW-BAR" diode D2. This diode will conduct 1 amp for 2 minutes, 100 mA indefinitely, and will survive one 25 amp surge such as the discharge of a 500 $\mu F$ capacitor on the output of the $-V_{CC}$ power source. #### **Square Wave Output** The output of the 4715 is a train of $37\mu$ sec (nominal) pulses (see Figure 7). A symmetrical (square wave) output for driving highly capacitive or noisy transmission lines is obtained with a D or JK flip flop as shown in Figure 8. Figure 7. Typical Waveforms, Showing Timing Relationships Figure 8. Square Wave Output using D Type Flip Flop #### **Isolated Output** By supplying the 4715 from floating $\pm V_{CC}$ and driving an optical coupler with its output pulses (see Figure 9) analog signals referenced to high common mode voltages (CMV) are transmitted across the CMV. The input – output voltage rating of the power supply and optical coupler are chosen to achieve the required voltage isolation. Figure 9. Common Mode Voltage Isolation Using Optical Coupler | TYPICAL | | | | GUARAN | GUARANTEED | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--------------------|---------------------------------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------|--| | Ideal Transfer Function | LL SCALE (FS) | | | | $f_{out} = \frac{(V_{in})(10 \text{ kHz})}{10 \text{ V}} = \frac{(I_{in})(10 \text{ kHz})}{(+200 \mu \text{A})}$ | | | | | | | | ·out | 10 V | (+200µA) | | | Full Scale Factor (Input for 10 kHz Out) +V <sub>in</sub> , -V <sub>in</sub> (factory trimmed) +I <sub>in</sub> | | | | 9.9 V $\pm 0.5\%$ trimmable to 10.00V $200~\mu\text{A} \pm 20\%$ | | | | | Range (for specified nonlinearity) ① | | | | | | | | | +V <sub>in</sub> Terminal | +10 μV to +13 V | | | +100 µV to +11 V<br>-100 µV to [-V <sub>CC</sub> + 4.9 V]<br>+2 nA to +200 µA (±20%) | | | | | -V <sub>in</sub> Terminal<br>+I <sub>in</sub> Terminal | $-10 \mu\text{V}$ to $[-\text{V}_{\text{CC}} + 4.4 \text{V}]$ | | | | | | | | Differential [(+V <sub>in</sub> ) – (–V <sub>in</sub> )] ② | ± 12 ' | v | | ± 11 V, (± V | | | | | Over Range Max., +V <sub>in</sub> , (-V <sub>in</sub> = 0) | +V <sub>in</sub> = 13 V, f <sub>out</sub> = 13 kHz | | | $+V_{in} = +12 \text{ V, } f_{out} = 12 \text{ kHz}$ | | | | | Dynamic Range | Dynamic Range 120 dB | | | | 100 dB | | | | Common Mode Voltage @ ±V <sub>CC</sub> = ±15 V ② | +11 V, –10.5 V | | ±10 V | | | | | | CMRR | 80 dB | | 60 dB for 100 Hz ≤f <sub>out</sub> ≤ 10 kHz | | | | | | NONLINEARITY ± % FS plus ± % SIG ① | 4715 | 4715-01 | 4715-02/-03 | 4715 | 4715-01 | 4715-02/-0 | | | +V <sub>in</sub> (+100 μV to +11.0 V) @ 25 °C | .004 +.004 | .002 + .003 | .003 | .01 + .01 | .005 + .005 | .005 | | | $-V_{in}$ (-100 $\mu$ V to $-V_{cc}$ + 4.9 V) @ 25 °C | .006 + .006 | .006 + .006 | .006 + .006 | .01 + .01 | .01 + .01 | .01 + .01 | | | +V <sub>in</sub> (+100 μV to +11.0 V) | .003 + .003 | .003 + .003 | .003 + ,003 | .01 + .01 | .01 + .01 | .01 + .01 | | | $-V_{in}$ (-100 $\mu$ V to $-V_{cc}$ + 4.9 V) | .007 + .007 | .007 + .007 | .007 + .007 | .015 + .015 | .015 + .015 | .015 + .015 | | | +V <sub>in</sub> (+100 μV to +12 V) | | 1 | | 1% of FS | 1% of FS | 1% of FS | | | INPUT | | | | | | | | | Zero Offset Voltage, Initial Untrimmed ± 1 mV | | | | ±3 mV (trimmable to zero) | | | | | Impedance @ +V <sub>in</sub><br>Impedance @ -V <sub>in</sub> | 100 Meg $\Omega$ | | 47 KΩ ± 20% | | | | | | Impedance @ +I <sub>in</sub> (op amp summing point) | Virtual Ground | | | < 0.1 Ω | | | | | STABILITY OF FULL SCALE FACTOR | 4715 | 4715-01 | 4715-02/-03 | 4715 | 4715-01/-02 | 4715-03 | | | Temperature Coefficient (+V <sub>in</sub> ,-V <sub>in</sub> )±PPM/°C | 25 | 10 | 2 | 50 | 15 | 5 | | | Temperature Coefficient (+I <sub>in</sub> ) PPM/°C | 20 | 20 | 20 | | | | | | Power Supply Sensitivity ± PPM/% $\triangle$ V <sub>CC</sub> ③ | 5 | 5 | 5 | 15 | 15 | 15 | | | Drift: Per Day/Per Month ± PPM Warm Up Time to .01%/.002% of FS | 10/30<br>1 s/100 s | 10/30<br>1 s/100 s | 10/30<br>1 s/100 s | | | | | | STABILITY OF ZERO OFFSET VOLTAGE | | | 1 | | | | | | Temperature Coefficient | | | | ±20 μV/°C | | | | | | | 20 | | 100 | | | | | Drift: per day/per month | 20 μV/60 μV | | | | | | | | RESPONSE | | | | | | | | | Settling Time to .01% for FS step Input Overload Recovery (V <sub>in</sub> = +15 to V <sub>in</sub> = +10) | | | | 1 to 2 pulses of new frequency +5 μsec | | | | | Overload Necovery (V <sub>IN</sub> – +15 to V <sub>IN</sub> – +10) | 0.14 msec | | 0.25 msec | | | | | | OUTPUT WAVEFORM (7.5 V $\leq$ +V <sub>CC</sub> $\leq$ 15 V) | | | | | ible pulses adap | table | | | High (positive logic "1") | | | | | to CMOS, HNIL (see Fig. 7)<br>+2.4 V to +5 V (up to 1 TTL Load) | | | | Low (positive logic "0") | | | | | ≤ 0.4 V @ -16 mA Sink Current | | | | Pulse Width | | | | 25 μsec to 50 μsec | | | | | Rise Time/Fall Time ( $C_{load} \le 2000 \text{ pF}$ )<br>Source Impedance (High) | 2.5 μsec/0.5 μsec | | | | 3.5 KΩ ± 20% | | | | POWER REQUIREMENT | | | | | | | | | Voltage Range (±V <sub>CC</sub> ) | | | | ±6 V to ±18 V | V | | | | /oltage Asymmetry ( $\triangle$ between +V <sub>CC</sub> & -V <sub>CC</sub> )<br>Current ( $\pm$ I <sub>CC</sub> ) @ V <sub>CC</sub> = $\pm$ 15 V $\pm$ 14 mA | | | | ± 2 V<br>± 18 mA | | | | | | | | | | · · · · · · · · · · · · · · · · · · · | | | | ENVIRONMENT/RELIABILITY | | | | | | | | | ENVIRONMENT/RELIABILITY Operating Temperature | | | | .0°C to +70° | c | | | Input Protection: All inputs may be shorted to $\pm V_{CC}$ indefinitely without damage. Output Protection: May be shorted to ground indefinitely; to +V<sub>CC</sub> for 5 seconds; and to -V<sub>CC</sub> @ 200 mA indefinitely, (crowbar protected, see text). Suggested Power Supplies: 2210, 2403, or 2301. #### **NOTES** - Nonlinearity is deviation from ideal transfer function when Full Scale Factor has been trimmed to +10.000 V and Output Offset Voltage to 0.000 V for convenience in testing. - ② See Fig. 5G for definition - 3 Constant voltage at Zero trim pin